Espressif Systems /ESP32-S3 /LCD_CAM /LC_DMA_INT_CLR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as LC_DMA_INT_CLR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (LCD_VSYNC_INT_CLR)LCD_VSYNC_INT_CLR 0 (LCD_TRANS_DONE_INT_CLR)LCD_TRANS_DONE_INT_CLR 0 (CAM_VSYNC_INT_CLR)CAM_VSYNC_INT_CLR 0 (CAM_HS_INT_CLR)CAM_HS_INT_CLR

Description

LCD_camera DMA inturrupt clear register

Fields

LCD_VSYNC_INT_CLR

The clear bit for LCD frame end interrupt.

LCD_TRANS_DONE_INT_CLR

The clear bit for lcd transfer end interrupt.

CAM_VSYNC_INT_CLR

The clear bit for Camera frame end interrupt.

CAM_HS_INT_CLR

The clear bit for Camera line interrupt.

Links

() ()